Trenger du mer?
| Antall | |
|---|---|
| 1+ | kr 98,110 |
| 10+ | kr 91,410 |
| 25+ | kr 88,640 |
| 50+ | kr 86,560 |
| 100+ | kr 84,480 |
| 250+ | kr 81,700 |
| 500+ | kr 79,740 |
Produktinformasjon
Produktoversikt
MT41K512M8DA-107 IT:P is a DDR3L SDRAM. This DDR3 SDRAM uses a double data rate architecture to achieve high-speed operation. The double data rate architecture is an 8n-prefetch architecture with an interface designed to transfer two data words per clock cycle at the I/O pins. A single read or write operation for the DDR3 SDRAM effectively consists of a single 8n-bit-wide, four-clock-cycle data transfer at the internal DRAM core and eight corresponding n-bit-wide, one-half-clock-cycle data transfers at the I/O pins. The device uses a READ and WRITE BL8 and BC4. An auto precharge function may be enabled to provide a self-timed row precharge that is initiated at the end of the burst access.
- Differential clock inputs (CK, CK#), 8 internal banks
- Nominal and dynamic on-die termination (ODT) for data, strobe, and mask signals
- Programmable CAS (READ) latency (CL), programmable posted CAS additive latency (AL)
- Programmable CAS (WRITE) latency (CWL)
- Self-refresh temperature (SRT), automatic self refresh (ASR)
- Write levelling, multipurpose register, output driver calibration
- 512 Meg x 8 configuration
- 1866MT/s data rate, 13.91ns CL
- 78-ball FBGA package
- Industrial temperature range from -40°C ≤ TC ≤+95°C
Advarsler
Market demand for this product has caused an extension in leadtimes. Delivery dates may fluctuate. Product exempt from discounts.
Tekniske spesifikasjoner
DDR3L
512M x 8bit
FBGA
1.35V
-40°C
-
4Gbit
933MHz
78Pins
Surface Mount
95°C
No SVHC (17-Dec-2015)
Teknisk dokumentasjon (1)
Lovgivning og miljø
Land der forrige produksjonsprosess av betydning ble fortattOpprinnelsesland:Singapore
Land der forrige produksjonsprosess av betydning ble fortatt
RoHS
RoHS
Sertifikat for produktsamsvar